Reconfigurable Multi-Array Architecture for Low-Power and High-Speed Embedded Systems
Citations

WEB OF SCIENCE

2
Citations

SCOPUS

4

초록

Coarse-grained reconfigurable architecture (CGRA) based embedded systems aims to achieve high system performance with sufficient flexibility to map a variety of applications. However, the CGRA has been considered as prohibitive one due to its significant area/power overhead and performance bottleneck. In this work, I propose reconfigurable multi-array architecture to reduce power/area and enhance performance in configurable embedded systems. The CGRA-based embedded systems that consist of hierarchical configurable computing arrays with varying size and communication speed were examined for multimedia and other applications. Experimental results show that the proposed approach reduces on-chip area by 22%, execution time by up to 72% and reduces power consumption by up to 55% when compared with the conventional CGRA-based architectures.

키워드

Embedded systemsCoarse-Grained Reconfigurable Architecture (CGRA)computing hierarchylow powerhigh performance
제목
Reconfigurable Multi-Array Architecture for Low-Power and High-Speed Embedded Systems
저자
Kim, Yoonjin
DOI
10.5573/JSTS.2011.11.3.207
발행일
2011-09
유형
Article
저널명
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE
11
3
페이지
207 ~ 220