A Convenient Implementation of the Ternary Logic: Using Anti-Ambipolar Transistors and PMOS Based on Printed Carbon Nanotubes
  • Kim, Jongbeom
  • Kim, Yeji
  • Lee, Hyundong
  • Yun, Jihyeong
  • Jang, Hyeseung
  • ... Kim, Bongjun
  • 외 3명
Citations

WEB OF SCIENCE

0
Citations

SCOPUS

3

초록

Ternary logic is said to become the potential solution to overcome the issues we encounter in binary systems. To enlighten this potential, we propose a ternary logic based on novel Anti-ambipolar transistors (AATs) and PMOSs. Conventional AATs require a complex fabrication process, and their operation is beyond the range of typical CMOS (>5 V). However, Inkjet-printed AATs are easy to fabricate, and their operating voltage is under 2V. Thus, Inkjet-based AATs are highly-suitable to use with other printable devices. Therefore, in this paper, we propose a set of novel ternary logic based on printed AATs and carbon-nanotube PMOSs. With these AATs and PMOSs, we propose 10 novel logic gates that include a practical balanced ternary full adder (TFA). Our TFA presents a compact design that can be implemented only with 41 PMOSs and 17 AATs. Our TFA reduces transistor count by -22.6% compared to the latest TFA design. We highlight that our ternary logic cells based on AATs and PMOSs are 1) the most compact design in terms of transistor count and 2) very convenient to fabricate. © 2022 IEEE.

키워드

Anti-ambipolar Transistor (AAT)ternary full-adderternary logic
제목
A Convenient Implementation of the Ternary Logic: Using Anti-Ambipolar Transistors and PMOS Based on Printed Carbon Nanotubes
저자
Kim, JongbeomKim, YejiLee, HyundongYun, JihyeongJang, HyeseungJin, HuijeenPark, JuheeKim, BongjunSong, Taigon
DOI
10.1109/ISMVL52857.2022.00010
발행일
2022-05
유형
Conference Paper
저널명
Proceedings of The International Symposium on Multiple-Valued Logic
2022-May
페이지
15 ~ 20