A Sub-fs-FoM Digital LDO Using PMOS and NMOS Arrays With Fully Integrated 7.2-pF Total Capacitance
  • Maeng, Junyoung
  • Shim, Minseob
  • Jeong, Junwon
  • Park, Inho
  • Park, Yunsoo
  • 외 1명
Citations

WEB OF SCIENCE

9
Citations

SCOPUS

13

초록

A digital low-dropout (DLDO) regulator using p-type MOS (PMOS) and n-type MOS (NMOS) switches is proposed to achieve a sub-fs speed figure-of-merit (FoM) by reducing the total capacitance (C-TOT) and accomplishing a comparable output voltage droop (Delta V-OUT) during a load transition. The proposed DLDO uses the segmented PMOS switches to fully turn on the NMOS array, which strengthens the intrinsic NMOS loop and maintains the undershoot and overshoot voltages of 88 and 42 mV, respectively, during an 88.4-mA load transition. In addition, with the aid of the proposed voltage doubler (VD)-based periodically refreshed level shifter (PRLS), the total capacitance of DLDO to drive NMOS array is reduced to 7.2 pF, which is 3.3x smaller than that of previous work, extending the input voltage (V-IN) and load current (I-LOAD) ranges up to 0.9 V and 140 mA, respectively. The proposed DLDO is fabricated using a 28-nm CMOS process and achieves a 0.12-fs speed FoM that is 42.5x smaller than the state-of-the-art designs.

제목
A Sub-fs-FoM Digital LDO Using PMOS and NMOS Arrays With Fully Integrated 7.2-pF Total Capacitance
저자
Maeng, JunyoungShim, MinseobJeong, JunwonPark, InhoPark, YunsooKim, Chulwoo
DOI
10.1109/JSSC.2019.2952132
발행일
2020-06
저널명
IEEE Journal of Solid-State Circuits
55
6
페이지
1624 ~ 1636