Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Improved Perturbation Vector Generation Method for Accurate SRAM Yield Estimation

Full metadata record
DC FieldValueLanguage
dc.contributor.authorChoi, Woong-
dc.contributor.authorPark, Jongsun-
dc.date.accessioned2022-04-19T09:43:57Z-
dc.date.available2022-04-19T09:43:57Z-
dc.date.issued2017-09-
dc.identifier.issn0278-0070-
dc.identifier.issn1937-4151-
dc.identifier.urihttps://scholarworks.sookmyung.ac.kr/handle/2020.sw.sookmyung/146965-
dc.description.abstractAccurate yield estimation under parametric variation is one of the most integral parts for robust and nonwasted circuit design. In particular, due to the significant impact of disparity on the high-replication circuit, precise yield estimation is essential in SRAM design. In this paper, we propose an enhanced perturbation vector generation method to improve the accuracy of the yield estimation of the conventional direct SRAM yield computation method, which are access disturb margin (ADM) and write margin (WRM) first, by splitting the concave yield metric space, the estimation error caused by linear approximation can be significantly reduced with minor increase in simulation runtime. In addition, to compensate the inaccuracy of the conventional perturbation vector, a calibration method to reflect the multi-dc condition in SRAM assist operations is also proposed. Numerical results show that 37% improved estimation accuracy and 29% reduced estimation error can be achieved compared to the conventional ADM/WRM in the wide voltage range.-
dc.format.extent11-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleImproved Perturbation Vector Generation Method for Accurate SRAM Yield Estimation-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/TCAD.2016.2629446-
dc.identifier.scopusid2-s2.0-85029478259-
dc.identifier.wosid000408149500008-
dc.identifier.bibliographicCitationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, v.36, no.9, pp 1511 - 1521-
dc.citation.titleIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems-
dc.citation.volume36-
dc.citation.number9-
dc.citation.startPage1511-
dc.citation.endPage1521-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.subject.keywordAuthorAccess disturb margin (ADM)-
dc.subject.keywordAuthorMonte Carlo-
dc.subject.keywordAuthorN-curve-
dc.subject.keywordAuthorSRAM-
dc.subject.keywordAuthorwrite margin (WRM)-
dc.subject.keywordAuthoryield-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/7745960-
Files in This Item
Go to Link
Appears in
Collections
ICT융합공학부 > 전자공학전공 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Choi, Woong photo

Choi, Woong
첨단소재·전자융합공학부 (지능형전자시스템전공)
Read more

Altmetrics

Total Views & Downloads

BROWSE