Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A Refresh-Less eDRAM Macro with Embedded Voltage Reference and Selective Read for an Area and Power Efficient Viterbi Decoder

Full metadata record
DC FieldValueLanguage
dc.contributor.authorChoi W.-
dc.contributor.authorKang G.-
dc.contributor.authorPark J.-
dc.date.accessioned2022-04-19T09:49:49Z-
dc.date.available2022-04-19T09:49:49Z-
dc.date.issued2015-10-
dc.identifier.issn0018-9200-
dc.identifier.issn1558-173X-
dc.identifier.urihttps://scholarworks.sookmyung.ac.kr/handle/2020.sw.sookmyung/147119-
dc.description.abstractThis paper presents a Viterbi-specific 2T gain cell- based embedded DRAM (eDRAM) design for IEEE 802.11n WLAN application. In the proposed Viterbi decoder, refresh operations are completely removed in the eDRAM, by ensuring that the read-after-write period of survivor memory is shorter than the retention time of the gain cell. In order to facilitate the write operation with single-supply voltage, a beneficial read word-line (RWL) coupling technique is proposed. In this work, we also present a reference voltage generation scheme to support single-ended read operation. Thanks to the decoupled read and write structure of the gain cell, the proposed eDRAM can support dual-port operations without large area overhead, thus doubling the bandwidth of memories in the Viterbi decoder. To further reduce the area of the customized Viterbi memory, common redundant hardware between the memory peripheral and computational logics is identified and eliminated without latency overhead. The 4 bit soft-decision 64-state Viterbi decoder with 24 kb eDRAM (1-bank) is implemented in 65 nm CMOS process technology. The chip measurement results show 44% area and 39% power savings over the conventional SRAM-based Viterbi decoder implementation.-
dc.format.extent12-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleA Refresh-Less eDRAM Macro with Embedded Voltage Reference and Selective Read for an Area and Power Efficient Viterbi Decoder-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/JSSC.2015.2454241-
dc.identifier.scopusid2-s2.0-85027934878-
dc.identifier.wosid000362359700020-
dc.identifier.bibliographicCitationIEEE Journal of Solid-State Circuits, v.50, no.10, pp 2451 - 2462-
dc.citation.titleIEEE Journal of Solid-State Circuits-
dc.citation.volume50-
dc.citation.number10-
dc.citation.startPage2451-
dc.citation.endPage2462-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClasssci-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusHIGH-DENSITY-
dc.subject.keywordPlusDRAM-
dc.subject.keywordPlusOPTIMIZATION-
dc.subject.keywordAuthorApplication-specific memory-
dc.subject.keywordAuthoreDRAM-
dc.subject.keywordAuthorembedded memory-
dc.subject.keywordAuthorgain cell-
dc.subject.keywordAuthorreference voltage generator-
dc.subject.keywordAuthorViterbi decoder-
Files in This Item
There are no files associated with this item.
Appears in
Collections
ICT융합공학부 > 전자공학전공 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Choi, Woong photo

Choi, Woong
첨단소재·전자융합공학부 (지능형전자시스템전공)
Read more

Altmetrics

Total Views & Downloads

BROWSE